Timing yield estimation with clock network correlations by propagating discrete probability distributions

Austin, TX(2009)

引用 1|浏览9
暂无评分
摘要
Timing yield, in conjunction with other types of yield, directly affects profit; under-estimation is as bad as over-estimation, because large amount of time is unnecessarily spent to increase small amount of timing yield. The correlation that stems from clock network, when ignored, turns out to be one of the reasons of under-estimation in clocked sequential circuit. Three sources of topological correlation are identified; the key problem is to determine the correlations we can ignore without sacrificing accuracy so that we keep run time within control, which is addressed in this paper. A prototype tool was implemented with gate delay modeled as discrete probability distribution; experiments with benchmark circuits show that, compared to Monte Carlo simulation, speedup is 75times with 0.53% difference of timing yield on average.
更多
查看译文
关键词
probability,sequential circuits,clock network correlation,clocked sequential circuit,discrete probability distribution,timing yield estimation,probability distribution,logic gates,gaussian distribution,profitability,random variables,correlation,design automation,monte carlo simulation,accuracy
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要