Exploring hard and soft networks-on-chip for FPGAs

Taipei(2008)

引用 24|浏览2
暂无评分
摘要
We present an FPGA architecture with Time Division Multiplexed (TDM) wiring with hard network routers and use this architecture to implement a circuit switched Network-on-Chip. We compare this network to exiting approaches: either hard or soft implementations of the network on an FPGA. TDM wiring allows us to address the problem of interfacing high-speed hard-routers with slower soft cores. The router area is reduced in favour of more flexible TDM wiring components. Our approach is more power and area efficient than soft networks and more flexible than hard networks.
更多
查看译文
关键词
field programmable gate arrays,network routing,network-on-chip,time division multiplexing,FPGA architecture,TDM wiring,circuit switched network-on-chip,hard network router,time division multiplexed
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要