Development of a 50mm dual Flip Chip Plastic Land Grid Array package for server applications

Lake Buena Vista, FL(2008)

引用 7|浏览5
暂无评分
摘要
For many years, the Flip Chip Plastic Ball Grid Array (FC-PBGA) has been the preferred packaging solution for microprocessors and high performance ASICs. IBM has developed a dual chip Flip Chip Plastic Land Grid Array (FC- PLGA) package to support low and mid range server solutions. This organic 50 mm times 50 mm lead reduced package solution uses a 6-4-6 build-up laminate with two large chips consisting of a processor (22 times 16 mm) and a memory cache (15 times 13 mm) in a single piece lid capping solution. In this paper, we will summarize development activities performed in order to achieve a reliable product while dissipating up to 200 Watts mostly from the microprocessor chip. One of the many key issues to overcome was the assurance of good package thermal stability with such large silicon area coverage over the flexible organic chip carrier. Special chip and module test vehicles were designed and fabricated in order to evaluate the mechanical, electrical, and thermal behaviour of the package post assembly and throughout stress testing. The assembly process development activities performed to support the desired application will be discussed in conjunction with mechanical modeling results. In addition, thermal data will be presented showing the positive results obtained as well as good correlation to the thermal and mechanical models.
更多
查看译文
关键词
ball grid arrays,cache storage,flip-chip devices,microprocessor chips,plastic packaging,thermal stability,fc- plga package,fc-pbga,build-up laminate,dual flip chip plastic land grid array package,electrical behaviour,flexible organic chip carrier,flip chip plastic ball grid array,high performance asic,lead reduced package solution,lid capping solution,mechanical behaviour,mechanical modeling,mechanical models,memory cache,microprocessor chip,module test vehicles,package post assembly,package thermal stability,server applications,size 50 mm,stress testing,thermal behaviour,thermal data,thermal models,dual chip,flip chip land grid array,land grid array,processor,flip chip,chip,assembly,process development,electronics packaging,testing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要