Novel bus termination schemes to reduce IO power consumption on low power intel small form factor platforms

Ripan Das,J Iyer, V Suchitha, Y Praveen K, Minh Ti Tran,Shanto A Thomas,Sanjeev Gupta, Wasim Kraipak

Lake Buena Vista, FL(2008)

引用 2|浏览1
暂无评分
摘要
In small form factor (SFF) platforms, motherboard space, and power are some of the most critical factors for their design. System memory bus is one of the major contributors to the I/O power consumption. Historically, the memory bus has always been terminated on the motherboard. at the receiver end to meet SI/timing requirements. But these terminations result in significant power dissipation. This paper investigates the impact of removing these terminations [No-ODT (On Die Termination) for Data/Strobe and No-Rtt-Parallel termination for Command/Control (CMD/CNTL) for different memory configurations], and provides motherboard routing recommendations to support No-ODT/No-Rtt without violating SI/timing specs. This paper also highlights the savings in power and motherboard space achieved by removing these terminations.
更多
查看译文
关键词
topology,resistors,power dissipation,routing,silicon,form factor,space technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要