Timing optimization by restructuring long combinatorial paths

San Jose, CA(2007)

引用 28|浏览31
暂无评分
摘要
We present an implementation of an algorithm for constructing provably fast circuits for a class of Boolean functions with input signals that have individual starting times. We show how to adapt this algorithm to logic optimization for timing correction at late stages of VLSI physical design and report experimental results on recent industrial chips. By restructuring long critical paths, our code achieves worst-slack improvements of up to several hundred picoseconds on top of traditional timing optimization techniques.
更多
查看译文
关键词
Boolean functions,VLSI,combinatorial mathematics,integrated circuit design,integrated logic circuits,Boolean functions,VLSI physical design,input signals,logic optimization,long combinatorial paths,timing correction,timing optimization techniques
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要