A More Effective Ceff for Slew Estimation

Austin, TX(2007)

引用 1|浏览44
暂无评分
摘要
Accurate chip level timing analysis requires a careful modeling of interaction between logic drivers and interconnect wires. Existing static-timing analysis methodologies translate the actual loading and interconnect parasitics into a single effective capacitance. However, previous approaches to perform that translation capture the delay information only. They are not able to capture the slew information at the output of logic drivers, which results in unnecessary inaccuracy for static timing analysis. This paper presents a new accurate and simple closed-form approach to compute the effective capacitance and model the slew rate at the signal output more accurately. Our approach is especially suitable for the chip level timing analysis at the early stage of design.
更多
查看译文
关键词
delays,integrated circuit design,integrated circuit interconnections,integrated circuit modelling,log normal distribution,logic circuits,capacitance,chip level timing analysis,delay,interconnect wires,logic drivers,slew estimation,static-timing analysis,timing analysis,chip,static timing analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要