Investigation of substrate noise coupling and isolation characteristics for a 0.35um HVCMOS technology

Ciechocinek(2007)

引用 1|浏览0
暂无评分
摘要
This paper presents the characterization of substrate noise coupling and the isolation capability of ohmic substrate contacts in a HV CMOS technology. Layout variations of contact sizes, distances, and several p+ guard structures are subject of this research. Metal shielded DUT fixtures have been developed to improve the reliability and accuracy of the measurements. All test cases are fabricated with a 0.35 mu m HV CMOS technology (Vmax <= 120V). This process features high resistive native substrate (20 Ohm.cm) together with a 0.5 Ohm.cm pwell. The modeling section describes the distributed substrate "resistor" and the DUT fixture behavior.
更多
查看译文
关键词
substrate coupling,isolation,guard ring,HVCMOS
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要