Design and migration challenges for an Alpha microprocessor in a 0.18 /spl mu/m copper process

San Francisco, CA, USA(2001)

引用 0|浏览4
暂无评分
摘要
An Alpha microprocessor design is implemented in a 0.18 /spl mu/m CMOS process, utilizing 7 layers of copper interconnect. Process features include nominal and low Vt transistor options, low-K FSG dielectric and a refractory metal local interconnect layer. The design is leveraged from a 0.35 /spl mu/m aluminum design. It contains 15.5M transistors on a 10/spl times/12 mm/sup 2/ die and is packaged in a flip chip ceramic land grid array. The microprocessor runs with a 1.65 V nominal supply and consumes 65 W. This microprocessor operates at >1.3 GHz.
更多
查看译文
关键词
cmos digital integrated circuits,copper,integrated circuit design,integrated circuit interconnections,microprocessor chips,0.18 micron,1.3 ghz,1.65 v,65 w,alpha microprocessor design,cmos process,cu,copper interconnect,flip chip ceramic land grid array package,low-k fsg dielectric,refractory metal interconnect
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要