High-level power modeling, estimation, and optimization

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(1998)

引用 0|浏览312
暂无评分
摘要
Silicon area, performance, and testability have been, so far, the major design constraints to be met during the development of digital very-large-scale-integration (VLSI) systems. In recent years, however, things have changed; increasingly, power has been given weight comparable to the other design parameters. This is primarily due to the remarkable success of personal computing devices and wireless communication systems, which demand high-speed computations with low power consumption. In addition, there exists a strong pressure for manufacturers of high-end products to keep power under control, due to the increased costs of packaging and cooling this type of device. Last, the need of ensuring high circuit reliability has turned out to be more stringent. The availability of tools for the automatic design of low-power VLSI systems has thus become necessary. More specifically, following a natural trend, the interests of the researchers have lately shifted to the investigation of power modeling, estimation, synthesis, and optimization techniques that account for power dissipation during the early stages of the design flow. This paper surveys representative contributions to this area that have appeared in the recent literature
更多
查看译文
关键词
VLSI,circuit optimisation,design for testability,high level synthesis,integrated circuit design,integrated circuit modelling,integrated circuit reliability,low-power electronics,VLSI,automatic design,circuit optimization,circuit reliability,cooling,design constraints,design flow,design parameters,estimation,high-end products,high-level power modeling,high-speed computations,low-power VLSI systems,power consumption,power dissipation,power modeling,testability,wireless communication systems
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要