On instruction and data prefetch mechanisms

Taipei(1995)

引用 10|浏览11
暂无评分
摘要
Cache misses are becoming relatively more expensive in modern processors. This is largely due do the fact that processor clock rates are increasing faster than the latency of main memory is improving. Prefetch has been used to hide memory latency. There are at least two kinds of prefetches - automatic prefetch and instruction-initiated prefetch. This paper described an implementation-independent instruction-initiated prefetch mechanism for I-cache and an automatic prefetch mechanism for D-cache to hide the memory latency associated with cache misses. Simulation results taken from execution traces of 5 commercial relational database management systems were used to illustrate the potential benefit of the proposed mechanisms
更多
查看译文
关键词
cache storage,instruction sets,relational databases,d-cache,i-cache,automatic prefetch,cache misses,data prefetch,instruction-initiated prefetch,memory latency,processors,relational database management system,simulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要