A multigrid-like technique for power grid analysis

Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions  (2002)

引用 346|浏览295
暂无评分
摘要
Modern submicron very large scale integration designs include huge power grids that are required to distribute large amounts of current, at increasingly lower voltages. The resulting voltage drop on the grid reduces noise margin and increases gate delay, resulting in a serious performance impact. Checking the integrity of the supply voltage using traditional circuit simulation is not practical, for reasons of time and memory complexity. The authors propose a novel multigrid-like technique for the analysis of power grids. The grid is reduced to a coarser structure, and the solution is mapped back to the original grid. Experimental results show that the proposed method is very efficient as well as suitable for both de and transient analysis of power grids.
更多
查看译文
关键词
VLSI,circuit layout CAD,circuit simulation,integrated circuit layout,interpolation,iterative methods,low-power electronics,partial differential equations,power supply circuits,transient analysis,DC analysis,PDE-like method,RLC elements,coarser structure,gate delay,interpolation,linear network,linear simulator,low-power designs,multigrid-like technique,noise margin,power distribution networks,power grid analysis,transient analysis,very large scale integration,voltage drop
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要