Poster: FPGA based implementation of overlapped QC-LDPC decoder with limited resources

ChinaCom(2014)

引用 0|浏览11
暂无评分
摘要
In this paper, we propose a simplified architecture based on overlapped message passing (OMP) for QC-LDPC decoders with Normalized Minimum Sum (NMS) algorithm, aiming to reduce decoding latency with as less additional resources as possible. According to the OMP architecture, the two stages of NMS, namely check node process and variable node process, could be overlapped. Hence, overall decoding latency is reduced and hardware utilization efficiency (HUE) is improved. Based on the proposed OMP architecture, two irregular QC-LDPC decoders are implemented in serial and partly-parallel styles in FPGA respectively. Experimental results show that, achieving the same decoding performance, the serial QC-LDPC decoder with proposed OMP architecture can reduce latency by 39.1% compared with that of the decoder with TPMP(Two Stages Message Passing) architecture, and the latency reduction of partly-parallel decoder varies with degrees of parallelism.
更多
查看译文
关键词
field programmable gate arrays,message passing,parity check codes,fpga,omp architecture,check node process,decoding latency,hardware utilization efficiency,limited resources,normalized minimum sum algorithm,overlapped qc-ldpc decoder,overlapped message passing,partly-parallel decoder,variable node process,hardware,parallel processing,decoding
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要