Analysis and design considerations of static CMOS logics under process, voltage and temperature variation in 90nm CMOS process

ISEEE), 2014 International Conference  (2014)

引用 3|浏览1
暂无评分
摘要
In this paper, we analyze the circuit characteristic of static CMOS logics and provide the size ratio of PMOS to NMOS transistors under process, voltage and temperature (PVT) variations in 90nm CMOS process. The threshold voltage of a MOS transistor is influenced seriously under PVT variations in ultralow voltages. The performances of the static CMOS logics are unstable under those conditions. To find the best size ratio region of PMOS to NMOS transistors, NOT, NAND, NOR, and XOR gates are simulated with various PVT conditions. Four kinds of gates are designed by different ratios respectively to compose the ring oscillators. By examining operating frequency, then we analyze the change of current according to various channel length and PVT conditions. By further analyzing the simulation results, if the channel length of MOS transistors is shorter than 200nm, or the operating voltage is lower than 0.5V, then the performance of MOS transistors is unstable in 90nm CMOS process. Through the data and the simulation provided by this paper, we can design the circuits with different needs, and we can also understand how each different section of PVT variations will affect the circuit in 90nm CMOS process.
更多
查看译文
关键词
cmos logic circuits,mosfet circuits,integrated circuit design,logic design,logic gates,nand gates,nmos transistors,nor gates,not gates,pmos transistors,pvt variations,xor gates,channel length,circuit characteristic,process voltage and temperature variation,ring oscillators,size 90 nm,size ratio region,static cmos logics,threshold voltage,ultralow voltages,90nm cmos process,process-voltage-temperature (pvt) variations,ring oscillator,size ratio,cmos integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要