Array Organization and Data Management Exploration in Racetrack Memory

IEEE Trans. Computers(2016)

引用 35|浏览15
暂无评分
摘要
As the descendant of spin-transfer random access memory (STT-RAM), racetrack memory technology saves data in magnetic domains along nanoscopic wires. Such a unique structure can achieve unprecedentedly high storage density meanwhile inheriting the promising features of STT-RAM, such as fast access speed, non-volatility, zero standby power, hardness to soft errors, and compatibility with CMOS technology. Moreover, the recent success in planar racetrack nanowire promised its fabrication feasibility and continuous scalability. In this paper, we investigate the design and optimization of racetrack memory as last-level cache by embracing design considerations across multiple abstraction layers, including the cell design, the array structure, the architecture organization, and the data management. The cross-layer optimization makes racetrack memory based last-level cache achieve 6.4 reduction in area, 25% enhancement in system performance, and 62% saving in energy consumption, compared to STT-RAM cache design. Its benefit over SRAM technology is even more significant.
更多
查看译文
关键词
mram,racetrack memory,array organization,domain wall motion,last level cache,magnetic domain wall,memory hierarchy,spintronic technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要