3d Stacking Of High-Performance Processors

Philip Emma,Alper Buyuktosunoglu,Michael Healy,Krishnan Kailas, Valentin Puente, Roy Yu, Allan Hartstein,Pradip Bose, Jaime Moreno

High Performance Computer Architecture(2014)

引用 32|浏览31
暂无评分
摘要
In most 3D work to date, people have looked at two situations: 1) a case in which power density is not a problem, and the parts of a processor and/or entire processors can be stacked atop each other, and 2) a case in which power density is limited, and storage is stacked atop processors. In this paper, we consider the case in which power density is a limitation, yet we stack processors atop processors. We also will discuss some of the physical limitations today that render many of the good ideas presented in other work impractical, and what would be required in the technology to make them feasible.In the high-performance regime, circuits are not designed to be "power efficient;" they're designed to be fast. In power-efficient design, the speed and power of a processor should be nearly proportional. In the high-performance regime, the frequency is (ever progressingly) sublinear in power. Thus, when the power density is constrained - as it is in high-performance machines, there may be opportunities to selectively exploit parallelism in workloads by running processor-on-processor systems at the same power, yet at much greater than half speed.
更多
查看译文
关键词
microprocessor chips,parallel processing,3D stacking,high-performance machines,high-performance processors,high-performance regime,parallelism,power density,power-efficient design,processor power,processor speed,processor-on-processor systems,storage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要