Energy Efficient Approximate Arithmetic for Error Resilient Neuromorphic Computing

VLSI) Systems, IEEE Transactions  (2015)

引用 49|浏览26
暂无评分
摘要
This brief proposes a novel design scheme for approximate adders and comparators to significantly reduce energy consumption while maintaining a very low error rate. The considerably improved error rate and critical path delay stem from the employed carry prediction technique that leverages the information from less significant input bits in a parallel manner. The proposed designs have been adopted in a VLSI-based neuromorphic character recognition chip with unsupervised learning implemented on chip. The approximation errors of the proposed arithmetic units have been shown to have negligible impact on the training process while archiving good energy efficiency.
更多
查看译文
关键词
approximate adder and comparator,carry skip,energy efficiency,error resilience,neuromorphic computing,adders
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要