New Analytic Model of Coupling and Substrate Capacitance in Nanometer Technologies

VLSI) Systems, IEEE Transactions  (2015)

引用 32|浏览13
暂无评分
摘要
In this paper, we propose a new modeling method for computing coupling capacitance between interconnects on the same or different layers and substrate capacitance in the nanometer very large-scale integration circuits. The model has been developed based on a template, which is obtained on the basis of electric field approximation and followed by a curve-fitting technique to reach promising accuracy. To verify our proposed model, we develop scripts to generate thousands of layout samples which cover all possible geometric situations for CMOS 180-, 90-, and 65-nm technologies. The proposed model is compared with previously published works with reference to the extracted results from commercial tools. The experimental results show that the estimation errors of our method are much lower than 10% (2%-4% or less for most of the cases) but with significantly reduced computation effort. The proposed model is a general methodology that can be used for any nanometer technologies with different geometric parameters.
更多
查看译文
关键词
capacitance,extraction,fringe component.,vlsi,computational modeling,approximation theory,couplings,metals,curve fitting,mathematical model,cmos technology,cmos integrated circuits,nanoelectronics
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要