Modified phasor pulse width modulation method for three-phase single-stage boost inverter

Applied Power Electronics Conference and Exposition(2014)

引用 9|浏览6
暂无评分
摘要
Three-phase single-stage boost inverter requires narrow pulses, thus a low resolution DSP can cause some pulse droppings which results in asymmetries in the output waveforms of the boost inverter. This leads to an increase in the total harmonic distortion (THD) of the output waveforms. In order to solve this problem, a modified version of the phasor pulse width modulation (PPWM) switching pattern is developed based on constant charging time over each sector and staircase pattern for the discharging times variation. Also, the boost inverter needs a relatively large dc-link inductor to boost and convert a small dc voltage to a nominal ac voltage. Due to the existence of the dc-link inductor, large voltage spikes appear across inverter switches. Thus, in the modified PPWM method an overlap-time is implemented in order to suppress the voltage spikes. A 2kW 208/230V laboratory-scale three-phase boost inverter has been designed, built and tested using reverse-blocking IGBTs. The behavior of the boost inverter along with the modified PPWM switching pattern and the overlap-time has been investigated, and the results are presented in this paper.
更多
查看译文
关键词
pwm invertors,digital signal processing chips,harmonic distortion,insulated gate bipolar transistors,power field effect transistors,power inductors,power supply quality,switching convertors,dc-link inductor,dsp,ppwm switching pattern,thd,constant charging time,modified phasor pulse width modulation method,power 2 kw,pulse dropping,reverse-blocking igbt,three-phase single-stage boost inverter,total harmonic distortion,voltage 208 v,voltage 230 v,voltage spike,dead time,overlap-time,phasor pulse width modulation,single stage boost inverter,voltage spikes,modulation,inductors,time frequency analysis,switches
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要