Simultaneous process self-calibration method using TDC for 3D DDR4 DRAM

Electronics Letters  (2014)

引用 2|浏览12
暂无评分
摘要
Three-dimensional (3D) dynamic random-access memory (DRAM) with TSVs has been proposed due to continuous demands for low-power and high-density memory without IO loading limitation. However, the process difference among the stacked dies causes the timing mismatch of internal signals. To remove signal confliction and reduce signal skews among the stacked dies, the simultaneous process self-calibration scheme is proposed. The stacked dies using the proposed scheme detect the slowest signal among the stacked dies and internal signals are aligned with the slowest signal at the same time. The time for aligned operation is within one read loop and the scheme is turned off after calibration to reduce additional standby current. The 3D double-data rate 4 (DDR4) DRAM using the proposed scheme is operated over 2133 Mbit/s at 1.2 V.
更多
查看译文
关键词
dram chips,integrated circuit design,low-power electronics,three-dimensional integrated circuits,time-digital conversion,3d ddr4 dram,3d double data rate 4 dram,tdc,tsv,high density memory,low power electronics,self-calibration method,slowest signal detection,three dimensional dynamic random access memory,time-to-digital converter,voltage 1.2 v,time to digital converter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要