A scaling of cell area with perpendicular STT-MRAM cells as an embedded memory

Non-Volatile Memory Technology Symposium(2014)

引用 1|浏览15
暂无评分
摘要
This paper describes a scaling of MRAM cell area with advanced high performance CMOS technology. The cell area scalability for the cache memory considering MTJ resistivity, switching current, and drive current of access transistor are demonstrated. We consider the layout that the gate pitches are pinned at 3F to 4F. In order to minimize MRAM cell area, it indicates that MTJ resistivity and switching current are the most important factor. Novel scalability of memory cell size with CMOS technology node can be performed with advanced MTJ technology.
更多
查看译文
关键词
cmos memory circuits,mosfet,mram devices,cache storage,integrated circuit layout,magnetic tunnelling,cmos technology,mtj resistivity,access transistor,cache memory,embedded memory,magnetic tunnel junction,perpendicular stt-mram cell area,scalability,switching current,mtj,stt-mram,cache-memory,cell area,layout,scaling,stt mram
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要