An ultra-low voltage hearing aid chip using variable-latency design technique

ISCAS(2014)

引用 4|浏览13
暂无评分
摘要
This paper presents a low-power hearing aid chip which operates under near-threshold voltage region to minimize energy consumption. The proposed variable-latency design technique compensates the performance degradation under ultra-low voltage, while the proposed FIR filter computing datapath improves the energy efficiency for filter bank computation in hearing aids. The hearing aid system composed of four heterogeneous processing elements to optimize the flexibility and power consumption. The overall system was fabricated in TSMC 65nm LP process. The measured results show that the power consumption achieves 500 μW at 0.5V and 6 MHz
更多
查看译文
关键词
frequency 6 mhz,size 65 nm,voltage 0.5 v,filter bank computation,prosthetics,tsmc lp process,energy consumption minimization,fir filters,channel bank filters,fir filter computing datapath,variable-latency design technique,hearing aids,power 500 muw,minimisation,heterogeneous processing elements,ultralow voltage hearing aid chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要