A 45nm 1.3GHz 16.7 double-precision GFLOPS/W RISC-V processor with vector accelerators

ESSCIRC(2014)

引用 163|浏览86
暂无评分
摘要
A 64-bit dual-core RISC-V processor with vector accelerators has been fabricated in a 45nm SOI process. This is the first dual-core processor to implement the open-source RISC-V ISA designed at the University of California, Berkeley. In a standard 40nm process, the RISC-V scalar core scores 10% higher in DMIPS/MHz than the Cortex-A5, ARM's comparable single-issue in-order scalar core, and is 49% more area-efficient. To demonstrate the extensibility of the RISC-V ISA, we integrate a custom vector accelerator alongside each single-issue in-order scalar core. The vector accelerator is 1.8× more energy-efficient than the IBM Blue Gene/Q processor, and 2.6× more than the IBM Cell processor, both fabricated in the same process. The dual-core RISC-V processor achieves maximum clock frequency of 1.3GHz at 1.2V and peak energy efficiency of 16.7 double-precision GFLOPS/W at 0.65V with an area of 3mm2.
更多
查看译文
关键词
SOI process,microprocessor chips,size 45 nm,voltage 1.2 V,double precision GFLOPS/W RISC-V processor,Q processor,multiprocessing systems,dual core RISC-V processor,IBM cell processor,voltage 0.65 V,maximum clock frequency,custom vector accelerator,frequency 1.3 GHz,IBM Blue Gene,open source RISC-V ISA,RISC-V scalar core
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要