Multilevel Spin-Orbit Torque MRAMs

Electron Devices, IEEE Transactions  (2015)

引用 98|浏览17
暂无评分
摘要
In this paper, we present two multilevel spin-orbit torque magnetic random access memories (SOT-MRAMs). A single-level SOT-MRAM employs a three-terminal SOT device as a storage element with enhanced endurance, close-to-zero read disturbance, and low write energy. However, the three-terminal device requires the use of two access transistors per cell. To improve the integration density, we propose two multilevel cells (MLCs): 1) series SOT MLC and 2) parallel SOT MLC, both of which store two bits per memory cell. A detailed analysis of the bit-cell suggests that the S-MLC is promising for applications requiring both high density and low write-error rate, and P-MLC is particularly suitable for high-density and low-write-energy applications. We also performed iso-bit-cell area comparison of our MLC designs with previously proposed MLCs that are based on spin-transfer torque MRAM and show 3-16× improvement in write energy.
更多
查看译文
关键词
mram devices,error statistics,spin-orbit interactions,sot device,sot-mram,access transistors,close-to-zero read disturbance,enhanced endurance,iso-bit-cell area,magnetic random access memories,multilevel spin orbit torque,storage element,write error rate,magnetic memory,multilevel cell (mlc),spin-hall effect (she),spin-orbit torque (sot),spin-transfer torque (stt),spin-transfer torque (stt).,integrated circuits,frequency modulation,optimization,resistance,torque,layout
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要