Obstacle-Avoiding and Slew-Constrained Clock Tree Synthesis With Efficient Buffer Insertion

IEEE Trans. VLSI Syst.(2015)

引用 27|浏览21
暂无评分
摘要
As VLSI technology continuously scales down, buffered clock tree synthesis (CTS) has become increasingly critical in an attempt to generate a high-performance synchronous chip design. This paper presents a novel obstacle-avoiding CTS approach with slew constraints satisfied and signal polarity corrected. We build a look-up table through NGSPICE simulation to achieve accurate buffer delay and slew, which guarantees that the final skew after NGSPICE simulation is as satisfactory as expected. Aiming at skew optimization under constraints of slew and obstacles, our CTS approach features the clock tree construction stage with the obstacle-aware topology generation algorithm called OBB, balanced insertion of candidate buffer positions and a fast heuristic buffer insertion algorithm. With an overall view on obstacles to explore the global optimization space, our CTS approach effectively overcomes the negative influence on skew brought by the obstacles. Experimental results show the effectiveness of our CTS approach with significantly improved skew and latency by 69.0% and 72.0% on average. In addition, the accuracy of the look-up table is demonstrated through the huge skew reduction by 87.3% on average. Moreover, our OBB heuristic algorithm obtains 53.2% improvement in skew than the classic balanced bipartition algorithm.
更多
查看译文
关键词
obstacle-avoiding cts approach,spice,global optimization space,slew,vlsi,vlsi technology,buffer insertion,look-up table,buffered clock tree synthesis,ngspice simulation,circuit optimisation,fast heuristic buffer insertion algorithm,slew.,slew-constrained clock tree synthesis,clocks,obb heuristic algorithm,clock tree synthesis (cts),integrated circuit design,obstacle avoidance,obstacle-avoiding clock tree synthesis,buffer circuits,obstacle-aware topology generation algorithm,skew optimization,classic balanced bipartition algorithm,high-performance synchronous chip design,buffer delay,table lookup,signal polarity,optimization,benchmark testing,routing,topology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要