Interconnect Power Optimization Based on the Integration of High-level Synthesis and Floorplanning

Communications, Circuits and Systems Proceedings, 2006 International Conference(2006)

引用 0|浏览5
暂无评分
摘要
In this paper, we mainly present a novel approach which is based on the integration of high-level synthesis (HLS) and floorplanning (FP), to solve the problem of optimizing interconnect power of circuit designs. Although many methods have been proposed to deal with the above problem either from the HLS part or from the FP part, none of them makes use of the interactive information between the two procedures to get a better optimization solution. Therefore, our proposed approach takes into account not only the physical information in HLS part, but also the behavioral information while in floorplanning. Experimental results on benchmarks indicate that our design can make an improvement on the total interconnect power dissipation by 15.4% over the original optimizing method
更多
查看译文
关键词
fp,integrated circuit interconnections,hls integration,interconnect power optimization,floorplanning,integrated circuit layout,high-level synthesis,high level synthesis,circuit design,power optimization,design methodology,power dissipation,computer science,design optimization,capacitance
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要