Hardware-efficient parallel structures for linear-phase FIR digital filter

Circuits and Systems(2013)

引用 10|浏览15
暂无评分
摘要
Based on fast convolution algorithm, this paper proposes improved parallel FIR filter structures for linear-phase FIR filters where the number of taps is a multiple of parallelism. The proposed parallel FIR structures not only use fast convolution algorithm to reduce the number of subfilter, but also exploit the symmetric (or antisymmetric) coefficients of linear-phase FIR filter to reduce half the number of multiplications in subfilter section at the expense of additional adders in preprocessing and postprocessing blocks. The proposed parallel FIR structures save a large amount of hardware cost for symmetric (or antisymmetric) coefficients from the reported FFA parallel FIR filter structures, especially when the length of the filter is large, e.g., the proposed 4-parallel FIR filter structure has eight subfilter blocks in total and four subfilter blocks contain symmetric coefficients, whereas the improved FFA structure has nine subfilter blocks in total and four contain symmetric coefficients. Specifically, for a 4-parallel 576-tap filter, the proposed design saves 144 multipliers (14.3%), 135 adders (10.2%) and 143 delay elements (11.1%).
更多
查看译文
关键词
adders,hardware-efficient parallel filter structure,subfilter section,fast convolution algorithm,fast fir algorithm,preprocessing block,delay element,antisymmetric coefficient,multiplying circuits,convolution,symmetric coefficient,ffa,adder,fir filters,multiplier,linear phase filters,linear-phase fir digital filter,postprocessing block
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要