Implementation Of Aes/Rijndael On A Dynamically Reconfigurable Architecture

DATE '07: Proceedings of the conference on Design, automation and test in Europe(2007)

引用 17|浏览14
暂无评分
摘要
Reconfigurable architectures provide the user the capability to couple peiforinance typical of hardware design with the flexibility of the software. In this paper, we present the design of AES/Rijndael on a dynamically reconfigurable architecture. We will show a peiforinance improvement of three order of magnitude compared to the reference code and up to 24 x speed-up figure wrt fast C implementations over a RISC processor A maximum throughput of 546 Mbit/sec is achieved. Compared to prior art, we show better energy efficiency with respect to the other programmable solutions, obtaining up to 3 Mbit/sec/mW.
更多
查看译文
关键词
data security,software performance,hardware,field programmable gate arrays,rijndael algorithm,throughput,energy efficient,reduced instruction set computing,aes,cryptography,computer architecture,nist
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要