Skew Scheduling And Clock Routing For Improved Tolerance To Process Variations

ASPDAC(2005)

引用 16|浏览11
暂无评分
摘要
The synthesis of clock network in the presence of process variation is becoming a vital design issue towards the performance of digital circuits. In this paper we propose a clock tree design algorithm which is driven by the tolerance towards process variations. We consider tolerance to process variation in various stages of clock tree synthesis which include clock skew scheduling, abstract tree generation and layout embedding. The primary objective of this work is to minimize the maximum skew violation and a layout embedding technique specifically targeting this objective is detailed.. Experimental results indicate the our proposed procedure leads to significant reduction in maximum skew violation due to process variation with negligible change in wire length.
更多
查看译文
关键词
skew scheduling,clock routing,process variation,layout embedding,reliability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要