Using NEM relay to improve 3DIC cost efficiency

3DIC(2012)

引用 4|浏览4
暂无评分
摘要
This paper investigates the integration of Nanoelectromechanical (NEM) relays on top of TSVs, to reduce area overhead and also enable possible novel architecture design. NEM relay is used in this work to reduce the cost due to the removal of area overhead caused by TSV redundancy logic and the improvement of TSV reliability. Furthermore, novel memory architecture design with NEM relay is proposed to improve the cost efficiency by leveraging the switch made by NEM relay. The general-purpose memory can be reused in different designs, which allows the memory to be massively produced and thus amortizes the NRE cost. The experimental results show that the 3DIC chip can achieve 13.5% cost reduction with NEM relay integration.
更多
查看译文
关键词
3dic chip,integrated circuit reliability,tsv reliability,three-dimensional integrated circuits,integrated logic circuits,nem relay,nanoelectromechanical devices,3dic cost efficiency,nanoelectromechanical relays,tsv redundancy logic,area overhead,semiconductor relays,redundancy,semiconductor device modeling,multiplexing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要