The design and performance of CMOS 256K bit DRAM devices

Solid-State Circuits, IEEE Journal of  (1984)

引用 22|浏览3
暂无评分
摘要
The design and performance of CMOS 256K bit dynamic random access memory devices with 256K×1 and 64K×4 output configurations are presented. An advanced CMOS technology, with device scaling to the HMOS-III level, is used to provide effective solutions to critical device and circuit problems in DRAM design and to offer features not previously implemented in NMOS designs. The cell and die area are 70 μm/SUP 2/ and 253 mil □ (6.3 mm □), respectively. The typical row access time is less than 100 ns. The p-channel memory array used in this design improves the memory refresh characteristics and reduces the soft error rates. The use of static and clocked CMOS circuits provides lower active power, wide operating margins, microwatt standby power, and high column data bandwidth. The 256K bit devices are designed with two output modes, namely, ripplemode and static column mode, selected by a metal mask option.
更多
查看译文
关键词
CMOS integrated circuits,Integrated memory circuits,Random-access storage,integrated memory circuits,random-access storage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要