Efficient Sequential Architecture Of Aes Ccm For The Ieee 802.16e

IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS(2012)

引用 1|浏览2
暂无评分
摘要
In this paper, we propose efficient sequential AES CCM architecture for the IEEE 802.16e. In the proposed architecture, only one AES encryption core is used and the operation of the CTR and the CBC-MAC is processed concurrently within one round. With this design approach, we can design sequential AES CCM architecture having 570Mbps@102.4 MHz throughput and 1,397 slices at a Spartan3 3s5000 device.
更多
查看译文
关键词
cryptography, communication system security, integrated chip design, FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要