Fully Depleted Polysilicon TFTs for Capacitorless 1T-DRAM

Electron Device Letters, IEEE(2009)

引用 17|浏览7
暂无评分
摘要
A capacitorless 1T-DRAM is fabricated on a fully depleted poly-Si thin-film transistor (TFT) template. A heavily doped back gate with a thin back-gate dielectric is employed to facilitate the formation of a deep potential well that retains excess holes. An asymmetric double gate (n+ front gate and p+ back gate) shows a wider sensing current window than a symmetric double gate (n+ front gate and n+ back gate). This is attributed to the inherent flatband voltage between the p+ back gate and the channel inducing a deeper potential well, which allows capacitorless 1T-DRAM operation at a low back-gate voltage. The TFT capacitorless 1T-DRAM can be applied for future stackable memory for the ultrahigh density era.
更多
查看译文
关键词
fully depleted,thin back gate dielectric,thin film transistor,floating-body,stackable memory,dram chips,thin-film transistor (tft),ultrahigh density,capacitorless 1t-dram,polysilicon tft,asymmetric double gate,thin film transistors,fabrication,dielectrics,dynamic random access memory,low voltage,stacking,integrated circuit,potential well,voltage,ion implantation,moon,nonvolatile memory
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要