Development Of Low Power Many-Core Soc For Multimedia Applications

DATE '13: Proceedings of the Conference on Design, Automation and Test in Europe(2013)

引用 3|浏览27
暂无评分
摘要
New media processing applications such as image recognition and AR (Augment Reality) have become into practical on embedded systems for automotive, digital-consumer and mobile products. Many-core processors have been proposed to realize much higher performance than multi-core processors. We have developed a low-power many-core SoC for multimedia applications in 40nm CMOS technology. Within a 210mm2 die, two 32-core clusters are integrated with dynamically reconfigurable processors, hardware accelerators, 2-channel DDR3 I/Fs, and other peripherals. Processor cores in the cluster share a 2MB L2 cache connected through a tree-based Network-on-Chip (NoC). Its total peak performance exceeds 1.5TOPS (Tera Operations Per Second). The high scalability and low power consumption are accomplished by parallelized firmware for multimedia applications. It operates the 1080p 30fps H. 264 decoding about 400mW and the 4K2K 15fps super resolution under 800mW.
更多
查看译文
关键词
Many-core,Network-on-Chip,VLIW,Low power,Power gating,H.264,Super resolution
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要