Technology Mapping of Sequential Circuits for LUT-Based FPGAs for Performance.

Peichen Pan, C. L. Liu

FPGA(1996)

引用 9|浏览8
暂无评分
摘要
In this paper, we study the technology mapping problem for sequentail circuits for LUT-based FPGAs. The conventional approach for this problem is based on a technology mapping algorithm for combinational circuits while assuming the positions of the flip-flops are fixed. We propose a new approach in which FFs can be arbitrarily repositioned by retiming. We present an efficient technology mapping algorithm that produces a mapping solution with the minimum clock period for a circuit without loops under the unit dealy model. The algorithm is also extended to the general delay model, in which case it produces a mapping solution with a clock period at most an interconnect or LUT delay away from the minimum one. Note that the algorithm can also be used for circuits with loops by removing some of the FFs to break the loops before the application of the algorithm. The superiority of our approach is further demonstrated experimentally.
更多
查看译文
关键词
FPGAs,clock period,logic replication,look-up table,retiming,sequential circuits,technology mapping,FPGAs,clock period,logic replication,look-up table,retiming,sequential circuits,technology mapping,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要