A 0.357 Ps Resolution, 2.4 Ghz Time-To-Digital Converter With Phase-Interpolator And Time Amplifier

IEICE TRANSACTIONS ON ELECTRONICS(2011)

引用 0|浏览10
暂无评分
摘要
In this paper, we propose a two-step TDC with phase-interpolator and time amplifier to satisfy high resolution at 2.4 GHz input frequency by implementing delay time less than that of an inverter delay. The accuracy of phase-interpolator is improved for process variation using the resistor automatic-tuning circuit. The gain of time amplifier is improved using the delay time difference between two delay cells. It is implemented in a 0.13 mu m CMOS process with a die area of 0.68 mm(2). And the power consumption is 14.4 mW at a 1.2 V supply voltage. The resolution and input frequency of the TDC are 0.357 ps and 2.4 GHz, respectively.
更多
查看译文
关键词
time-to-digital converter (TDC), two-step TDC, phase-interpolator, time amplifier, all-digital phase-locked loop (ADPLL)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要