Towards a unique FPGA-based identification circuit using process variations

Prague(2009)

引用 57|浏览7
暂无评分
摘要
A compact chip identification (ID) circuit with improved reliability is presented. Ring oscillators are used to measure the spatial process variation and the ID is based on their relative speeds. A novel averaging and postprocessing scheme is employed to accurately determine the faster of two similar-frequency ring oscillators in the presence of noise. Using this scheme, the average number of unstable bits i.e. bits which can change in value between readings, measured on an FPGA is shown to be reduced from 5.3% to 0.9% at 20degC. Within the range 20-60degC, the percentage of unstable bits is within 2.8%. An analysis of the effectiveness of the scheme and the distribution of the errors is given over different temperature ranges and FPGA chips.
更多
查看译文
关键词
circuit reliability,field programmable gate arrays,identification technology,microprocessor chips,noise,oscillators,compact chip identification circuit,noise,similar-frequency ring oscillator,spatial process variation,unique FPGA-based identification circuit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要