Relocatable and resizable SRAM synthesis for via configurable structured ASIC

ISQED(2013)

引用 2|浏览10
暂无评分
摘要
Memory blocks in a structured ASIC are normally pre-customized with fixed sizes and placed at predefined locations. The number of memory blocks is also pre-determined. This imposes a stringent limitation on the use of memory blocks, often creating a situation of either insufficient capacity or considerable waste. To remove this limitation, in this paper we propose a method to create relocatable and resizable SRAM blocks using the same via-configurable logic block to implement both logic gates and 6T SRAM cells. We develop an SRAM compiler to synthesize SRAM blocks of this sort. Our single-port SRAM array uses only 1/3 the area taken by a flip-flop based SRAM array. For dual-port SRAM arrays, this ratio is 2/3. We demonstrate first time the feasibility of deploying a varying number of relocatable and resizable SRAM blocks on a structured ASIC.
更多
查看译文
关键词
relocatable sram synthesis,flip-flop,resizable sram synthesis,sram chips,via-configurable logic block,via configurable,structured asic,logic gate,via configurable structured asic,memory block,application specific integrated circuits,sram compiler,regular fabric,sram,6t sram cell,flip-flops,logic gates,single-port sram array,multiplexing,routing,layout
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要