Better Exploration Of Region-Level Value Locality With Integrated Computation Reuse And Value Prediction

ISCA(2001)

引用 37|浏览43
暂无评分
摘要
Computation-reuse and value-prediction are two recent techniques for improving microprocessor performance by exploiting value localities. They both aim at breaking the data dependence limit in traditional processors. In this paper, we propose a speculative multithreading scheme in which the same hardware can be efficiently used for both computation reuse and value prediction. For the SpecInt95 benchmarks, our experiment shows that the integrated approach significantly, out-performs either computation reuse or value prediction alone. For example, the integrated approach improves over computation reuse from a speedup of 1.25 to 1.40, and improves over value prediction from 1.28 to 1.40. In particular, the integrated approach out-performs a computation reuse configuration that has twice as much reuse buffer entries (from a speedup 1.33 to 1.40). Furthermore, unlike the computation reuse approach, the performance of the integrated approach does not rely, on value profile during region formation and thus our approach is more suitable for production systems.
更多
查看译文
关键词
microprocessor chips,multi-threading,performance evaluation,SpecInt95 benchmarks,better exploration,computation reuse configuration,data dependence limit,integrated approach,integrated computation reuse,microprocessor performance,region-level value locality,reuse buffer entries,speculative multithreading scheme,value localities,value prediction,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要