Eco-Map: Technology Remapping For Post-Mask Eco Using Simulated Annealing

Nilesh A. Modi, Malgorzata Marek-sadowska

2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN(2008)

引用 30|浏览7
暂无评分
摘要
With transistor mask costs soaring and the delays associated with full design re-spins escalating, post-mask Engineering Change Orders (ECOs) - design changes after the masks have been prepared - are increasingly carried out by keeping transistor masks intact and revising only the metal masks. In this paper, we propose a novel design flow for achieving technology remapping for post-mask ECOs. In contrast to conventional technology mapping and placement algorithms that have no notion of the quantity for each gate type and the location of placed spare/recycled cells, our flow ECO-Map provides an ideal scalable framework for achieving global optimization in a post-mask ECO scenario.Given the changed logic due to a functional ECO and a limited number of placed spare/recycled cells, ECO-Map finds a resource-feasible Boolean cover and optimally fits the changed logic into the available resources. This ensures minimal perturbation of the existing solution and keeps transistor masks intact, thus reducing non-recurring engineering (NRE) costs. Experiments performed on MCNC benchmarks show the effectiveness of our approach.
更多
查看译文
关键词
simulated annealing,integrated circuit design,design flow,engineering change order,schedules,vlsi,benchmark testing,global optimization,logic gates,boolean functions,annealing,engineering change orders
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要