On Enhancing Power Benefits In 3d Ics: Block Folding And Bonding Styles Perspective

DAC '14: The 51st Annual Design Automation Conference 2014 San Francisco CA USA June, 2014(2014)

引用 35|浏览98
暂无评分
摘要
Low power is widely considered as a key benefit of 3D ICs, yet there have been few thorough design studies on how to maximize power benefits in 3D ICs. In this paper, we present design methodologies to reduce power consumption in 3D ICs using a large-scale commercial-grade microprocessor (OpenSPARC T2). To further improve power benefits in 3D ICs on top of the traditional 3D ftoor-planning, we study the impact of block folding and bonding styles. We also develop an effective method to place face-to-face vias for our 2-tier 3D design for power optimization. With aforementioned methods combined, our 3D designs provide up to 20.3% power reduction over the 2D counterpart under the same performance.
更多
查看译文
关键词
3D IC,block folding,bonding style,power benefit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要