Efficient analog layout prototyping by layout reuse with routing preservation

ICCAD(2013)

引用 15|浏览20
暂无评分
摘要
To strive for better circuit performance on analog design, layout generation heavily relies on experienced analog designers' effort. Other than general analog constraints such as symmetry and wire-matching are commonly embraced in many proposed works, analog circuit performance is also sensitive to routing behavior. This paper presents a CDT-based layout extraction to preserve routing behavior of the reference layout. Furthermore, a generalized layout prototyping methodology is proposed based on the layout extraction to achieve routing reuse. The proposed layout prototyping is applied to a variable-gain amplifier and a folded-cascode operational amplifier for both migration and prototypes generation. Experimental results show that our approach effectively reduces design cycle time and simultaneously produces reasonable performance.
更多
查看译文
关键词
design cycle time reduction,network routing,layout extraction,analogue integrated circuits,reference layout,operational amplifiers,wire matching,cdt-based layout extraction,efficient analog layout,analog circuit performance,cdt based layout extraction,variable gain amplifier,routing preservation,routing reuse,folded cascode operational amplifier,analog layout prototyping,experienced analog designer,layout reuse,general analog constraint,generalized layout,integrated circuit layout,layout generation,proposed layout prototyping,generalized layout prototyping,analog design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要