Experimental Verification of Scan-Architecture-Based Evaluation Technique of SET and SEU Soft-Error Rates at Each Flip-Flop in Logic VLSI Systems

Nuclear Science, IEEE Transactions(2009)

引用 10|浏览5
暂无评分
摘要
Irradiation test results demonstrate the validity of a scan FF technology for separately evaluating SET and SEU soft error rates (SERs) in logic VLSI systems. The SET and SEU soft errors mean the upset caused by latching an SET pulse that originates in combinational logic cell blocks and the upset caused by a direct ion hit to the FF, respectively. A test chip is fabricated using a 0.2-mum fully-depleted silicon-on-insulator standard cell library and irradiated under an LET of 40 MeV-cm2/mg. The SET and SEU soft error rates are successfully measured by the scan FFs on the test chip. A theoretical SET SER estimation from measured SET-pulse widths is also experimentally validated.
更多
查看译文
关键词
SET soft-error rates,combinational logic cell blocks,logic VLSI system,Irradiation test,flip-flop,fully-depleted silicon-on-insulator standard cell library,test chip,scan-architecture-based evaluation technique,irradiation test,integrated logic circuits,silicon-on-insulator,integrated circuit radiation effects,integrated circuit measurement,VLSI,single event transient,scan architecture,flip-flops,radiation effects,SEU soft-error rates,logic VLSI systems,size 0.2 mum,single event upset
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要