Formal Reset Recovery Slack Calculation At The Register Transfer Level

2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE)(2011)

引用 1|浏览15
暂无评分
摘要
Reset is one of the most important signals in many designs. Since reset is typically not timing critical, it is handled at late physical design stages. However, the large fanout of reset and the lack of routing resources at these stages can create variant delays on different targets of the reset signal, creating reset recovery problems. Traditional approaches address this problem using physical design methods such as buffer insertion or rerouting. However, these methods may invalidate previous optimization efforts, making timing closure difficult. In this work we propose a formal method to calculate reset recovery slacks for registers at the register transfer level. Designers and physical design tools can then utilize this information throughout the design flow to reduce reset problems at later design stages.
更多
查看译文
关键词
algorithm design and analysis,network routing,encoding,algorithm design,register transfer level,boolean function,boolean functions,registers
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要