Low-Complexity Binary Morphology Architectures With Flat Rectangular Structuring Elements

IEEE Trans. on Circuits and Systems(2008)

引用 40|浏览1
暂无评分
摘要
This article describes and evaluates algorithms and their hardware architectures for binary morphological erosion and dilation. In particular, a fast stall-free low-complexity architecture is proposed that takes advantage of the morphological duality principle and structuring element (SE) decomposition. The design is intended to be used as a hardware accelerator in real-time embedded processing applications. Hence, the aim is to minimize the number of operations, memory requirement, and memory accesses per pixel. The main advantage of the proposed architecture is that for the common class of flat and rectangular SEs, complexity and number of memory accesses per pixel is low and independent of both image and SE size. The proposed design is compared to the more common delay-line architecture in terms of complexity, memory requirements and execution time, both for an actual implementation and as a function of image resolution and SE size. The architecture is implemented for the UMC 0.13- mum CMOS process using a resolution of 640 × 480. A maximum SE of 63 × 63 is supported at an estimated clock frequency of 333 MHz.
更多
查看译文
关键词
cmos process,image processing,asic,application-specific integrated circuit (asic),binary,structuring element decomposition,hardware architectures,field-programmable gate array (fpga),real-time embedded processing applications,image resolution,memory requirements,application-specific integrated circuit,surveillance,clock frequency,low-complexity binary morphology architectures,morphological duality principle,hardware,application specific integrated circuits,erosion,morphology,fpga,cmos digital integrated circuits,memory architecture,surveillance system,field-programmable gate array,field programmable gate arrays,hardware accelerator,dilation,flat rectangular structuring elements,image segmentation,hardware architecture,application software,application specific integrated circuit,filtering,field programmable gate array
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要