Techniques for Fast Physical Synthesis

Proceedings of the IEEE(2007)

引用 81|浏览56
暂无评分
摘要
The traditional purpose of physical synthesis is to perform timing closure , i.e., to create a placed design that meets its timing specifications while also satisfying electrical, routability, and signal integrity constraints. In modern design flows, physical synthesis tools hardly ever achieve this goal in their first iteration. The design team must iterate by studying the output of the physical synthesis run, then potentially massage the input, e.g., by changing the floorplan, timing assertions, pin locations, logic structures, etc., in order to hopefully achieve a better solution for the next iteration. The complexity of physical synthesis means that systems can take days to run on designs with multimillions of placeable objects, which severely hurts design productivity. This paper discusses some newer techniques that have been deployed within IBM's physical synthesis tool called PDS that significantly improves throughput. In particular, we focus on some of the biggest contributors to runtime, placement, legalization, buffering, and electric correction, and present techniques that generate significant turnaround time improvements
更多
查看译文
关键词
high level synthesis,logic design,timing,CMOS integrated circuits,IBM physical synthesis tool,PDS,circuit optimization,circuit synthesis,design automation,design productivity,electrical constraints,improved throughput,placed design,routability constraint,signal integrity constraints,timing closure,timing specifications,turnaround time improvements,CMOS integrated circuits,Circuit optimization,circuit synthesis,design automation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要