Configurable, resource-optimized FFT architecture for OFDM communication

ICASSP(2013)

引用 8|浏览37
暂无评分
摘要
In this paper, we present a designer-configurable, resource efficient FPGA architecture for OFDM system implementation. Our design achieves a significant improvement in resource efficiency for a given data rate. This efficiency improvement is achieved through careful analysis of how FFT computation is performed within the context of OFDM systems, and streamlining memory management and control logic based on this analysis. In particular, our OFDM-targeted FFT design eliminates redundant buffer memory, and simplifies control logic to save FPGA resources. We have synthesized and tested our design using the Xilinx ISE 13.4 synthesis tool, and compared the results with the Xilinx FFT v7.1, which is a widely used commercial FPGA IP core. We have demonstrated that our design provides at least 8.8% enhancement in terms of resource efficiency compared to Xilinx FFT v7.1 when it is embedded within the same OFDM configuration.
更多
查看译文
关键词
resource efficient fpga architecture,memory management,buffer memory,ofdm communication,fpga resources,ofdm modulation,configurable fft architecture,resource,xilinx fft v7.1,resource-optimized fft architecture,fft,ofdm configuration,fpga,buffer circuits,ofdm,widely used commercial fpga ip core,xilinx ise 13.4 synthesis tool,ofdm systems,control logic,field programmable gate arrays,ofdm-targeted fft design,designer-configurable,fast fourier transforms,physical layer,radiation detectors,resource management,throughput
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要