Tutorial: Methodology for designing reliable clock networks

SoCC(2013)

引用 0|浏览3
暂无评分
摘要
Summary form only given. This tutorial covers the clock network design methodology, especially focusing on the construction of robust clock under PVT (process-voltage-temperature) variation. First, the basic synthesis flow of clock networks is described with the emphasis of key factors to be considered during the design process. Second, a more in-depth analysis and the related problems caused by the PVT variation are discussed, followed by enumerating the state-of-art design and optimization techniques to address the problems. Thirdly, the diverse structures of clock networks are described, and their pros and cons are summarized with a numeric data extracted from intensive simulation. Finally, the clock design flow is moved to the area of 3D ICs, and what the unique issues to be addressed are and how they are currently solved will be presented.
更多
查看译文
关键词
3d ics,clock networks,integrated circuit reliability,clock network design methodology,state-of-art design,clock design flow,three-dimensional integrated circuits,optimization techniques,circuit optimisation,process-voltage-temperature variation,clocks,integrated circuit design,robust clock construction,clock distribution networks
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要