A circuit level fault model for resistive bridges

ACM Trans. Design Autom. Electr. Syst.(2003)

引用 42|浏览26
暂无评分
摘要
Delay faults are an increasingly important test challenge. Modeling bridge faults as delay faults helps delay tests to detect more bridge faults. Traditional bridge fault models are incomplete because these models only model the logic faults or these models are not efficient to use in delay tests for large circuits. In this article, we propose a physically realistic yet economical resistive bridge fault model to model delay faults as well as logic faults. An accurate yet simple delay calculation method is proposed. We also enumerate all possible fault behaviors and present the relationship between input patterns and output behaviors, which is useful in ATPG. Our fault simulation results show the benefit of at-speed tests.
更多
查看译文
关键词
model delay fault,circuit level fault model,delay test,fault simulation result,additional key words and phrases: bridge faults,logic fault,bridge fault,fault models,delay fault,traditional bridge fault model,delay faults,possible fault behavior,economical resistive bridge fault,simple delay calculation method
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要