Eliminating energy of same-content-cell-columns of on-chip SRAM arrays

ISLPED(2011)

引用 7|浏览39
暂无评分
摘要
This work proposes to reduce energy by avoiding access to columns of on-chip SRAM arrays whose cell contents are all 1s or all 0s. We refer to this dynamic phenomenon as the Same-Cell-Content Column (SCC-column). Analysis reveals that SCC-columns occur frequently in several processor arrays, such as tag arrays of L1 caches, TLBs and predictors. An interval based scheme that employs one bit per column is proposed to track whether we have a SCC-column. We explain how a SCC-column can be leveraged to reduce the energy needed for SRAM read and write accesses. Experimental analysis for a specific processor configuration reveals that the proposed scheme detects SCC-columns effectively. The potential energy savings of the proposed approach at 32nm often exceeds 40% for several processor arrays.
更多
查看译文
关键词
cell content,same-cell-content column,proposed scheme detects,specific processor configuration,on-chip sram array,experimental analysis,processor array,potential energy saving,l1 cache,multiplexing,benchmark testing,chip,potential energy,system on a chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要