Impact of gate-leakage currents on CMOS circuit performance

Microelectronics, 2004. 24th International Conference(2005)

引用 5|浏览9
暂无评分
摘要
Ultra-thin gate dielectrics are exploited in fabrication of MOSFETs featuring channel lengths in the decananometer range: according to the ITRS oxide thickness in the order of 1 nm will be used in 2005 for ultra-short channel CMOS. For such aggressively scaled devices, gate-leakage currents represent a critical issue. In this paper, a study on the impact of direct-tunneling (DT) current on the performance of a wide variety of CMOS circuits is presented. The approach relies on a mixed-mode simulation approach, which allows for predicting the correlation of major performance indices with oxide thickness.
更多
查看译文
关键词
cmos technology,fabrication,tunneling,leakage current,cmos integrated circuits,moore s law,tunnelling,performance indicator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要